# **Signetics**

# SCB68155 Interrupt Handler

Preliminary Specification

#### **Microprocessor Products**

#### DESCRIPTION

The Signetics SCB68155/8X824 is an asynchronous interrupt handler for VMEbus and VERSAbus™ systems. Up to 14 interrupts are prioritized by the SCB68155/8X824 to one of seven levels and are output on the interrupt priority level lines (IPLO – IPL2). The SCB68155/8X824 prioritizes the interrupts in the following manner: local bus requests over system bus requests with the non-maskable interrupt (NMI) considered the highest priority local interrupt (NMI over IRQ7, then IRQ6 – IRQ1) over IRQ6 – IRQ1).

The local interrupt requests can be programmed to be either active high or low, and either edge or level sensitive. The system bus interrupt requests are always active low and level sensitive. The non-maskable interrupt is always negative edge triggered.

During a local interrupt acknowledge sequence, two modes of response are available: vectored mode or device-supplies-the vector mode.

For system bus responses, the SCB68155/8X824 works with a bus requester (for example, the Signetics SCB68175/8X821 Bus Master or SCB68172 VMEbus Controller), to acquire a status/ID byte (interrupt vector) from the system.

The SCB68155/8X824 was designed primarily for interface to the VMEbus. For more information regarding the protocol definitions, proper use, and application of this device, refer to the VMEbus Specification Manual.

#### **FEATURES**

- Asynchronous interrupt handler for VMEbus and VERSAbus systems
- Receives and prioritizes nonmaskable, six local and seven system bus interrupts
- Interrupts may be polled in lieu of real time operation
- Programmable local interrupt response
- Works with the SCB68175/8X821 to acquire status/ID byte (vector) during bus interrupt acknowledge
- Complete device status, including last interrupt acknowledged
- High speed bipolar technology

#### PIN CONFIGURATION



SCB68155

#### **ORDERING CODE**

| PACKAGES    | $V_{CC} = 5V \pm 5\%$ , $T_A = 0$ °C to 70°C |
|-------------|----------------------------------------------|
| Ceramic DIP | SCB68155CAI40                                |
| Plastic DIP | SCB68155CAN40                                |

### **BLOCK DIAGRAM**



### SCB68155

#### PIN DESCRIPTION

| MNEMONIC        | PIN NO.            | TYPE | NAME AND FUNCTION                                                                                                                                                                           |
|-----------------|--------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>BB</sub> | 1, 21              | 1    | Supply Voltage: Supply voltage for internal gates.                                                                                                                                          |
| IRQ1 – IRQ7     | 39, 40,<br>2-6     | ı    | Bus Interrupt Request: Active low inputs for bus generated interrupts.                                                                                                                      |
| D0 – D7         | 7 – 14             | 1/0  | Bus Data: Three state local data bus.                                                                                                                                                       |
| LDTACK          | 15                 | 0    | Local Data Transfer Acknowledge: Active low, open collector output. Indicates that valid data is available on the local data bus during interrupt acknowledge cycle or data transfer cycle. |
| <u>IACKDS</u>   | 16                 | ı    | Interrupt Acknowledge: Active low interrupt acknowledge input from the local master. This signal must be qualified by the local master's data strobe prior to input.                        |
| LIACK           | 17                 | 0    | Local Interrupt Acknowledge: Active low interrupt acknowledge totem pole output to the local interrupting devices.                                                                          |
| A1 – A3         | 18, 19,<br>22      | 1    | Address Lines: Address inputs from local master.                                                                                                                                            |
| GND             | 20                 | 1    | Ground                                                                                                                                                                                      |
| IPL0 - IPL2     | 23 – 25            | 0    | Interrupt Priority Level: Active low totem pole outputs to the local master. The priority level of the interrupt request is encoded on these outputs.                                       |
| BIACK           | 26                 | 0    | Bus Interrupt Acknowledge: Active low interrupt acknowledge totem pole output to the system bus.                                                                                            |
| LRQ1 - LRQ6     | 27 – 30,<br>32, 33 | ı    | Local Interrupt Request: User can define the active state of these inputs.                                                                                                                  |
| V <sub>CC</sub> | 31                 | ı    | Supply Voltage: +5V power supply.                                                                                                                                                           |
| RESET           | 34                 | 1    | Reset: Active low input reset.                                                                                                                                                              |
| R/W             | 35                 | ı    | Read/Write: This signal specifies the data transfer cycle to be either read or write.                                                                                                       |
| NMI             | 36                 | 1    | Non - Maskable Interrupt: Active low highest priority interrupt.                                                                                                                            |
| CLK             | 37                 | 1    | Clock: Clock input (typically CPU clock).                                                                                                                                                   |
| CSDS            | 38                 | I    | Chip Select: Active low chip select input for register I/O. This input must be qualified by the local master's data strobe prior to input.                                                  |

#### **REGISTERS**

The SCB68155/8X824 contains eight internal registers (R0 – R7) accessible to the local master. There are also six sub-registers contained in register R1. Register R0 specifies which sub-register is to be accessed in R1. Register R2 stores the interrupt vector for

vectored mode responses. Register R3 and R5 are the interrupt mask registers for the local and system bus interrupts respectively. Registers R4 and R6 are the status registers for local and bus interrupts respectively, allowing all interrupts to be polled. Register R7 can be read by the local master to determine the last interrupt acknowledged.

All data transfers between the SCB68155/8X824 and the local master are done using the local data bus (D0 – D7), address bus (A1 – A3), a chip select ( $\overline{\text{CSDS}}$ ) and a read/write (R/ $\overline{\text{W}}$ ) input.

#### Register R0 - A3A2A1 = 000



Pointer register (write only).

Bit 0-2 of R0 specify which control sub-register CR1 - CR6 during an access of R1. During register I/O, bits 7-3 will read as 0.

SCB68155

#### Register R1 - A3A2A1 = 001



Control registers CR1 - CR6 (read or write).

These six registers program the function of the local interrupt requests (LRQ1 - LRQ6). (CR1 programs LRQ1, CR2 programs LRQ2, etc). During register I/O, bits 7-3 will be read as 0.

TROn active state (high/low)

(1 = active high)

LRQn edge/level sensitive

(1 = edge sensitive)

LRQn vector enable

(1 = enabled)

#### Register R2 - A3A2A1 = 010



LRQ vector (read or write).

Bits 7-3 of this register are the top five bits of the local interrupt vector. During register I/O, bits 2-0 will be read as zeros.

LRQ vector output during local interrupt acknowledge (If vector enable = 1).

001 - **LRQ1** 010 - LRQ2 100 - I RQ4 101 - **LRQ5** 110 - LRQ6

011 - **LRQ**3

111 - NMI

#### Register R3 - A3A2A1 = 011



LRQ mask (read or write).

This register allows the user to mask local interrupts. It also enables vectored response for NMI.

NMI Vector enable

(1 = active high)

LRQ 1-6 mask

(1 = interrupt enabled)

NMI mask

 $(1 = \overline{NMI} \text{ enabled})$ 

Bit  $1 = \overline{LRQ1}$ 

Bit  $5 = \overline{LRQ5}$ 

Bit  $2 = \overline{LRQ2}$ 

Bit 6 = LRQ6

Bit  $7 = \overline{NMI}$ Bit  $3 = \overline{LRQ3}$ 

SCB68155

#### Register R4 - A3A2A1 = 100



LRQ mask (read only).

Local interrupts can be polled through this register. During register I/O, bit 0 will be read as a 0.

Bit  $1 = \overline{LRQ1}$  Bit  $5 = \overline{LRQ5}$  Bit  $6 = \overline{LRQ6}$  Bit  $6 = \overline{LRQ6}$  Bit  $4 = \overline{LRQ4}$ 

LRQ status (1 = interrupt pending) NMI status (1 = interrupt pending)

#### Register R5 - A3A2A1 = 101



IRQ mask (read or write).

This register allows the user to mask system bus interrupts. During register I/O, bit 0 will be read as a 0.

Bit  $1 = \overline{IRQ1}$  Bit  $5 = \overline{IRQ5}$  Bit  $6 = \overline{IRQ5}$  Bit  $6 = \overline{IRQ7}$  Bit  $4 = \overline{IRQ4}$ 

(1 = interrupt enabled)

#### Register R6 - A3A2A1 = 110

|    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|---|---|---|---|---|---|---|---|
| R6 | [ |   |   |   |   |   |   |   |
|    | ł | 1 |   |   |   |   |   |   |

IRQ status (read only).

System bus interrupts can be polled through this register. During register I/O, bit 0 will be read as 0.

Bit  $1 = \overline{\text{IRQ1}}$  Bit  $5 = \overline{\text{IRQ5}}$  Bit  $2 = \overline{\text{IRQ2}}$  Bit  $6 = \overline{\text{IRQ6}}$  Bit  $3 = \overline{\text{IRQ3}}$  Bit  $7 = \overline{\text{IRQ7}}$ 

IRQ status (1 = interrupt pending)

#### Register R7 - A3A2A1 = 111



Last interrupt acknowledged (read only).

This register can be read by the local CPU to determine the last interrupt acknowledged. During register I/O, bits 7-4 will be read as 0.

0000 - none 1000 - none 0001 - IRQ1 1001 - LRQ1 0010 - IRQ2 1010 - LRQ2 0011 - IRQ3 1011 - LRQ3 0100 - ÎRQ4 1100 - LRQ4 0101 - ÎRQ5 1101 - LRQ5 0110 - IRQ6 1110 - LRQ6 0111 - IRQ7 1111 - NMI

SCB68155

#### **FUNCTIONAL OPERATION**

#### **Typical Configuration**

The SCB68155/8 $\overline{\text{X}}$ 824 can handle interrupts from 14 sources: seven bus interrupt requests generated on the  $\overline{\text{IRQ1}}$  –  $\overline{\text{IRQ2}}$  inputs, six local interrupt sources generated on the  $\overline{\text{LRQ1}}$  –  $\overline{\text{LRQ2}}$  inputs, and one non-maskable interrupt which may originate locally or from the system (such as the system's AC fail signal). All interrupts are encoded to one of seven levels and output on the  $\overline{\text{IPL0}}$  –  $\overline{\text{IPL2}}$  lines. Table 1 shows how the SCB68155/8X824 encodes the interrupts.

BIACK is the bus interrupt acknowledge signal which is asserted during a bus interrupt acknowledge sequence. BIACK can be used to get the associated bus requester (for example, the Signetics SCB68175/8X821 or SCB68172), to acquire an interrupt vector from the system bus. Figure 1 shows a typical SCB68155/8X824-SCB68175/8X821 system configuration.

LIACK is the local interrupt acknowledge signal which is asserted during a local interrupt acknowledge sequence. Figure 2 shows a typical configuration for the SCB68155/8XR94

#### Non-Maskable Interrupt (NMI)

The highest priority interrupt request is the non-maskable interrupt (NMI). It is an active low, negative edge-triggered interrupt. NMI is considered by the SCB68155/8X824 to be the highest priority local interrupt, however, the user is not restricted to having it represent a local device. When the local master responds to an NMI, bit 7 in the LRQ status register R4 is cleared to 0.

Both vectored and device-supplies-the-vector modes are available with  $\overline{\text{NMI}}$ . However, it is recommended that the SCB68155/8X824's response to an  $\overline{\text{NMI}}$  be a vectored mode interrupt acknowledge.

#### Local Interrupts

The SCB68155/8X824 can handle interrupts generated by local devices through its six local interrupt request lines ( $\overline{\text{LRQ1}} - \overline{\text{LRQ6}}$ ). The local interrupt requests are prioritized

with LRQ6 being the highest priority, and LRQ1 the lowest priority.

The response of the SCB68155/8X824 to an acknowledge of a local interrupt can be selected by means of the SCB68155/8X824's R1 register. Pointer register R0 points to one of the six control sub-registers when accessing register R1. The six control registers (CR1 – CR6) in register R1 define the functions of the six local interrupt requests (LRO1 – LRO6).

#### Control Register 'n' Bit 0

Selects local interrupt requests 'n'  $(\overline{LRQn})$ , to be either low or high. Bit 0 = 1 defines active state to be high.

#### Control Register 'n' Bit 1

Selects local interrupt request 'n', to be either edge or level sensitive. Bit 1 = 1 defines LRQ1 to be edge sensitive. Two modes of operation for a local interrupt response are possible; vectored mode and device-supplies-the-vector mode. In vectored mode, the SCB68155/8X824 supplies the interrupt vector to the local CPU and asserts LDTACK to complete the transfer. In the device-supplies-the-vector mode, the local interrupting device supplies its own interrupt vector and asserts LDTACK to complete the transfer.

#### Control Register 'n' Bit 2

Selects either vectored mode or device-supplies-the-vector mode response. Bit 2=1 enables vectored mode operation for  $\overline{LRQn}$ . The vector register R2 allows the user to program the five most significant bits (bits 7–3) of the interrupt vector supplied in vectored mode. During a vectored local interrupt acknowledge cycle, the upper five bits of the vector register are concatenated with a 3-bit interrupt level (address lines A3 = B2 of the vector, A2 = B1 and A1 = B0). This forms the unique vector for the local interrupt request level being acknowledged.

The local interrupt request mask register R3 allows the user to selectively enable local interrupt requests by setting appropriate bits in the register.

The current state of the local interrupt requests can be determined by the local master

by reading the local interrupt status register  $\mathsf{R4}.$ 

#### Local Interrupt Acknowledge

An interrupt acknowledge, by the local CPU, is signified by the assertion of the interrupt acknowledge input (IACKDS). The SCB68155/8X824 responds by reading the three address lines (A1 – A3) to determine what level is being acknowledged. If a local interrupt is the highest priority interrupt pending on the level acknowledged, the SCB68155/8X824 will respond as though it is programmed for that level.

If vectored mode is programmed, the SCB68155/8X824 will assert the local interrupt acknowledge (LIACK) and place the interrupt vector on the local data bus. To complete the transfer of the vector to the local CPU, the SCB68155/8X824 asserts the local data transfer acknowledge signal (LDTACK).

If device-supplies-the-vector mode is programmed, the SCB68155/8X824 asserts the local interrupt acknowledge signal (LIACK). The interrupting device is then allowed to place its own vector on the local data bus and assert LDTACK.

When a local interrupt is acknowledged by the local master, the appropriate bit in the LRQ status register R4 is cleared to 0.

#### **Bus Interrupts**

The VMEbus specification defines a maximum of seven interrupt levels. The SCB68155/8X824 can handle seven system bus interrupts through its  $\overline{\text{IRQ1}} - \overline{\text{IRQ7}}$  lines. Bus interrupt request are active low level sensitive, and prioritized with  $\overline{\text{IRQ7}}$  being the highest priority and  $\overline{\text{IRQ1}}$  the lowest priority. The bus mask control register R5 allows the user to selectively enable bus interrupt requests by setting appropriate bits in the register. The local CPU can read the bus interrupt status register R6 to determine the current state of the bus interrupt requests.

#### **Bus Interrupt Acknowledge**

The local CPU asserts the interrupt acknowledge signal (\overline{ICKDS}) to signify an interrupt acknowledge. The SCB68155/8X824 reponds by reading the interrupt level on A1-A3 to determine what level is being acknowledged. If a local interrupt is not pending on the level acknowledged, and that bus level is not masked, the SCB68155/8X824 will assert bus interrupt acknowledge (\overline{BIACK}). If that bus level is masked, the SCB68155/8X824 will not respond to the interrupt acknowledge by the local master.

Part of the interrupt acknowledge sequence for a bus interrupt consists of acquiring a vector (status/ID byte) from the system bus. The bus signals required to acquire this vector are available with a bus controller. The

Table 1, SCB68155/8X824 Interrupt Level Encoding

| Table it coperior, oxer interrupt Level Endeding |                                  |      |      |  |  |
|--------------------------------------------------|----------------------------------|------|------|--|--|
| INTERRUPT                                        | INTERRUPT PRIORITY LEVEL OUTPUTS |      |      |  |  |
| REQUEST LEVEL                                    | IPL2                             | ĪPL1 | IPL0 |  |  |
| NMI, IRQ7                                        | 0                                | 0    | 0    |  |  |
| LRQ6, IRQ6                                       | / O                              | 0    | 1    |  |  |
| LRQ5, IRQ5                                       | 0                                | 1    | 0    |  |  |
| LRQ4, IRQ4                                       | 0                                | 1    | 1    |  |  |
| LRQ3, IRQ3                                       | 1                                | 0    | 0    |  |  |
| LRQ2, IRQ2                                       | 1                                | 0    | 1    |  |  |
| LRQ1, IRQ1                                       | 1                                | 1    | 0    |  |  |
| None                                             | 1                                | 1 1  | 1    |  |  |

January 1986 2-374





SCB68155

Signetics SCB68175/8X821 bus controller can be used by the SCB68155/8X824 to acquire the vector (status/ID byte), thereby eliminating the need for the SCB68155/8X824 to duplicate this bus control function. Because most interrupts are serviced by boards that already have the SCB68175/8X821, a one-chip addition of the SCB68155/

8X824 gives that board complete interrupt handling capability.

Since the SCB68155/8X824 is an asynchronous device, it is possible for a local interrupt request to be asserted during acknowledgement of a bus interrupt on the same level. The SCB68155/8X824 passes all local interrupt requests through transparent latches which close during each interrupt acknowl-

edge cycle. All possibility of contention is therefore eliminated.

#### Reset

When RESET is asserted, the SCB68155/8X824 drives LDTACK, LIACK, BIACK and IPLO – IPLZ all high. The D0 – D7 I/O pins go to three-state and all internal registers are cleared.

SCB68155

#### ABSOLUTE MAXIMUM RATINGS1

| PARAMETER                                           | RATING         | UNIT |
|-----------------------------------------------------|----------------|------|
| Operating ambient temperature <sup>2</sup>          | 0 to +70       | °C   |
| Storage temperature                                 | -65 to +150    | °C   |
| Supply voltage <sup>3</sup>                         | -0.5 to $+7.0$ | V    |
| Input voltage <sup>3</sup>                          | -0.5 to $+5.5$ | V    |
| Voltage applied to output in off-state <sup>3</sup> | -0.5 to +5.5   | V    |

#### DC ELECTRICAL CHARACTERISTICS $T_A = 0$ °C to +70°C, $V_{CC} = 5.0$ V $\pm 5\%^{4,5,6}$

|                                                                                 |                                                                                                                                               |                                                                                                                                                                    | LIMITS       |                                |                            |
|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------|----------------------------|
| PARAMETER                                                                       |                                                                                                                                               | TEST CONDITIONS                                                                                                                                                    | Min          | Max                            | UNIT                       |
| V <sub>CC</sub><br>V <sub>BB</sub>                                              | Supply voltage<br>Supply voltage                                                                                                              |                                                                                                                                                                    | 4.75<br>1.35 | 5.25<br>1.65                   | V<br>V                     |
| I <sub>CC</sub><br>I <sub>BB</sub><br>I <sub>IL</sub><br>I <sub>IH</sub><br>Ios | V <sub>CC</sub> supply current V <sub>BB</sub> supply current Input low current Input high current Short circuit output current except LDTACK | $V_{CC} = 5.25V$ $V_{BB} = 1.65V$ $V_{CC} = 5.25V, V_{BB} = 1.65V, V_{IL} = 0.4V$ $V_{CC} = 5.25V, V_{BB} = 1.65V, V_{IH} = 2.7V$ $V_{CC} = 5.25V, V_{OUT} = 0V^6$ | -15          | 65<br>190<br>-20<br>20<br>-100 | mA<br>mA<br>μA<br>μA<br>mA |
| V <sub>OL</sub><br>V <sub>OH</sub>                                              | Output low voltage<br>Output high voltage<br>except LDTACK                                                                                    | $V_{CC} = 4.75V$ , $V_{BB} = 1.35V$ , $I_{OL} = 8mA$ $V_{CC} = 4.75V$ , $V_{BB} = 1.35V$ , $I_{OH} = -3mA$                                                         | 2.5          | 0.6                            | V                          |
| I <sub>I</sub><br>ICEX                                                          | Input leakage current Open collector leakage current LDTACK                                                                                   | $V_{CC} = 5.25V, V_{IN} = 5.25V$ $V_{CC} = 4.75V, V_{OUT} = 4.25V$                                                                                                 |              | 100                            | μA<br>μA                   |
| V <sub>IC</sub><br>V <sub>IL</sub><br>V <sub>IH</sub>                           | Input clamp voltage<br>Input low voltage<br>Input high voltage                                                                                | V <sub>CC</sub> = 4.75V, I <sub>IN</sub> = -10mA                                                                                                                   | -1.5<br>2.0  | 0.8                            | V<br>V<br>V                |

### NOTES:

- 1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is stress rating only and functional operation of the device at these or at any other condition above those indicated in the operation section of this specification is not implied.
- 2. For operating at elevated temperatures, the device must be derated based on + 150°C maximum junction temperature and thermal resistance of 60°C/W junction to ambient for ceramic package (116°C/W for plastic package).
- 3. This product includes circuitry specifically designed for the protection of its internal devices from damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying any voltages larger than the rated maxima.
- 4. Parameters are valid over specified temperature range.
- 5. All voltage measurements are referenced to ground (GND). For testing, all inputs swing between 0.4V and 2.4V with a transition time of 3ns maximum and output voltages are checked at 0.8V and 2.0V.
- 6. At any time, no more than one output should be connected to ground.
- 7.  $t_{\text{TST}}$  is always greater than or equal to  $t_{\text{DTH}}$ .
- 8. These parameters are guaranteed at the values listed; these values were determined by characterization procedures. All other tabular entries are taken directly from simulation results run at a range of operation frequencies; these values are not tested or guaranteed.

SCB68155

## AC ELECTRICAL CHARACTERISTICS $T_A = 0\,^{\circ}\text{C}$ to $+70\,^{\circ}\text{C},~V_{CC} = 5.0\text{V} \pm 5\,\%^{4,5}$

|                                | DADAMETER                                     | L                 | LIMITS                                |      |  |
|--------------------------------|-----------------------------------------------|-------------------|---------------------------------------|------|--|
|                                | PARAMETER                                     | Min               | Max                                   | UNIT |  |
| Register r                     | ead (see figure 3)                            |                   | 12                                    |      |  |
| t <sub>RWS</sub>               | R/W to CSDS low set-up time                   | 10                |                                       | ns   |  |
| tiaks                          | IACKDS high to CSDS low set-up time           | 10                |                                       | ns   |  |
| t <sub>ADRS</sub>              | A1 - A3 valid to CSDS low set-up time         | 30                |                                       | ns   |  |
| t <sub>DTV</sub>               | CSDS low to D0 - D7 set-up time               |                   | 89                                    | ns   |  |
| t <sub>ACCR</sub>              | CSDS low to LDTACK low read access time       |                   | 2t <sub>CKPD</sub> + 116 <sup>8</sup> | ns   |  |
| t <sub>RWH</sub>               | CSDS high to R/W high hold time               | 0                 |                                       | ns   |  |
| t <sub>ADRH</sub>              | CSDS high to A1 - A3 valid hold time          | 0                 |                                       | ns   |  |
| t <sub>DTH</sub>               | CSDS high to D0 - D7 valid hold time          | 0                 | 79                                    | ns   |  |
| t <sub>TST</sub> <sup>7</sup>  | CSDS high to D0 - D7 three state              | 0                 | 80                                    | ns   |  |
| t <sub>ACK</sub>               | CSDS high to LDTACK high time                 | 0                 | 66                                    | ns   |  |
| t <sub>CSH</sub>               | CSDS high time                                | 10                |                                       | ns   |  |
| t <sub>DTCS</sub>              | LDTACK low to CSDS high                       | 0                 |                                       | ns   |  |
| Register v                     | vrite (see figure 4)                          |                   |                                       |      |  |
| t <sub>RWS2</sub>              | R/W low to CSDS low set-up time               | 10                |                                       | ns   |  |
| tiaks                          | IACKDS high to CSDS low set-up time           | 10                |                                       | ns   |  |
| t <sub>ADRS</sub>              | A1 - A3 valid to CSDS low set-up time         | 30                |                                       | ns   |  |
| t <sub>DS</sub>                | D0 - D7 valid to CSDS low set-up time         | 0                 |                                       | ns   |  |
| t <sub>ACCW</sub>              | CSDS low to LDTACK low write access time      |                   | 2t <sub>CKPD</sub> + 116 <sup>8</sup> | ns   |  |
| t <sub>RWH2</sub>              | CSDS high to R/W low hold time                | 0                 |                                       | ns   |  |
| t <sub>ADRH</sub>              | CSDS high to A1 – A3 valid hold time          | 0                 |                                       | ns   |  |
| t <sub>DH</sub>                | CSDS high to D0 - D7 valid hold time          | 0                 |                                       | ns   |  |
| t <sub>ACK</sub>               | CSDS high to LDTACK high time                 | 0                 | . 66                                  | ns   |  |
| t <sub>CSH</sub>               | CSDS high time                                | 100               |                                       | ns   |  |
| t <sub>DTCS</sub>              | LDTACK low to CSDS high time                  | 0                 |                                       | ns   |  |
| Vector mo                      | ode (see figure 5)                            |                   |                                       |      |  |
| t <sub>CSS</sub>               | CSDS high to IACKDS low set-up time           | 10                | 1                                     | ns   |  |
| t <sub>PDL</sub>               | IACKDS low to LIACK low propagation time      | t <sub>CKPD</sub> | 2t <sub>CKPD</sub> + 68               | ns   |  |
| t <sub>DAV</sub>               | IACKDS low to D0 - D7 vector valid            |                   | 103                                   | ns   |  |
| t <sub>ACCV</sub>              | IACKDS low to LDTACK low (vector access time) | t <sub>AKPD</sub> | t <sub>ACKPD</sub> + 116 <sup>8</sup> | ns   |  |
| t <sub>IKH</sub>               | IACKDS high time                              | 100               |                                       | ns   |  |
| t <sub>DAH</sub>               | IACKDS high to D0 - D7 valid hold time        | 0                 | 111                                   | ns   |  |
| t <sub>TRST</sub> <sup>7</sup> | IACKDS high to D0 - D7 three state            | 0                 | 115                                   | ns   |  |
| t <sub>IKDT</sub>              | IACKDS high to LDTACK high                    | 0                 | 81                                    | ns   |  |
| t <sub>PHD</sub>               | IACKDS high to LIACK high propagation delay   | 0                 | 42                                    | ns   |  |
| t <sub>DTIK</sub>              | LDTACK low to IACKDS high time                | 0                 |                                       | ns   |  |
| t <sub>ADRS</sub>              | A1 - A3 valid to IACKDS low set-up time       | 0                 |                                       | ns   |  |
| t <sub>ADRH</sub>              | TACKDS high to A1 – A3 valid hold time        | 0                 |                                       | ns   |  |

SCB68155

### AC ELECTRICAL CHARACTERISTICS (Continued)

|                   |                                                | LII               | LIMITS                  |      |  |
|-------------------|------------------------------------------------|-------------------|-------------------------|------|--|
|                   | PARAMETER                                      | Min               | Max                     | UNIT |  |
| Device su         | upplies the vector mode (see figure 6)         |                   |                         |      |  |
| t <sub>CSS</sub>  | CSDS high to IACKDS low set-up time            | 10                |                         | ns   |  |
| t <sub>PDL</sub>  | IACKDS low to LIACK low propagation time delay | t <sub>CKPD</sub> | 2t <sub>CKPD</sub> + 68 | ns   |  |
| t <sub>IKH</sub>  | ĪĀCKDS high time                               | 100               |                         | ns   |  |
| t <sub>PDH</sub>  | IACKDS high to LIACK high propagation delay    | 0                 | 42                      | ns   |  |
| t <sub>ADS</sub>  | A1 – A3 valid to IACKDS low set-up time        | 0                 |                         | ns   |  |
| t <sub>ADH</sub>  | IACKDS high to A1 - A3 valid hold time         | 0                 |                         | ns   |  |
| Bus inter         | rupt acknowledge (see figure 7)                |                   |                         |      |  |
| t <sub>CSS</sub>  | CSDS high IACKDS set-up time                   | 10                |                         | ns   |  |
| t <sub>PDL2</sub> | IACKDS low to BIACK low propagation delay      | t <sub>CKPD</sub> | 2t <sub>CKPD</sub> + 68 | ns   |  |
| t <sub>IKH</sub>  | IACKDS high time                               | 100               |                         | ns   |  |
| t <sub>PDH2</sub> | IACKDS high to BIACK high propagation delay    | 0                 | 50                      | ns   |  |
| t <sub>ADS</sub>  | A1 – A3 valid to IACKDS low set-up time        | 0                 |                         | ns   |  |
| t <sub>ADH</sub>  | IACKDS high to A1 - A3 hold time               | 0                 |                         | ns   |  |
| Reset tim         | ing (see figure 8)                             |                   |                         |      |  |
| t <sub>RST</sub>  | RESET low time                                 | 120               |                         | ns   |  |
| Clock tim         | ing (see figure 9)                             |                   |                         |      |  |
| t <sub>CKPD</sub> | Clock period                                   | 100               |                         | ns   |  |
| t <sub>CKH</sub>  | Clock high                                     | 50                |                         | ns   |  |



# SCB68155



January 1986 2-381









